

### **Automatic Placement & Routing with IC Compiler 2**

**Instructor: Lih-Yih Chiou** 

**Speaker: Justin** 

Date: 2024/12/18







#### Outline

- **APR Introduction** 
  - Design setup
  - Design planning
  - Placement
  - CTS
  - Route
  - Chip finishing
- ICC2 tool introduction
- DRC check
- LVS check
- Area and cost





#### Introduction

- APR (Automatic Placement and Routing) is a critical step in the physical design phase of IC design.
- Primary Responsibility:
  - > Maps the logical structure of a design onto the actual physical layout of a chip.
- Key Goals:
  - Ensure correct functionality of the design.
  - Achieve optimal performance.
  - Minimize power consumption.
  - > Ensure manufacturability of the chip.







# LPHPLAB VLSI Design LAB

#### Introduction







## LPHPLMB VLSI Design LAB

#### **Design Setup**





#### **Design Setup**

- Multi-Corner Multi-Mode (MCMM) is a key concept in the field of IC design, particularly in the static timing analysis (STA) and verification of digital circuits.
- **Corner** refers to a set of environmental or operating conditions that could affect the performance of the IC.
  - Voltage (V): The supply voltage of the chip.
  - Temperature (T): The temperature at which the chip operates.
- Mode refers to different operating modes or configurations of the chip.
  - Function Mode: the normal operating state of the chip.
  - Test Mode: a special configuration used for testing and debugging. (no test mode in HW4)
- Concurrent optimization under multiple mode and corner combinations, called scenarios.





#### **Design Setup**

- MCMM : CHIP\_func.sdc
  - CHIP\_func.sdc should be same as DC.sdc
  - period can set larger than DC.sdc set cpu\_clk\_period 4.0
  - Remove syn only constraint
    - Don't touch network
    - Fix hold
    - Ideal network

set clock uncertainty 0.1 [all clocks]

set clock latency

set\_input\_transition set clock transition

```
set cpu_clk_period 5.0

set axi_clk_period 2.5

set rom_clk_period 5.0

set dram_clk_period 5.0

set dram_clk_period 5.0

create_clock -name cpu_clk -period $cpu_clk_period [get_ports cpu_clk]

create_clock -name axi_clk -period $rom_clk_period [get_ports axi_clk]

create_clock -name rom_clk -period $rom_clk_period [get_ports dram_clk]

create_clock_rname dram_clk_period $rom_clk_period [get_ports dram_clk]

create_clock_rname dram_clk_period $rom_clk_period [get_ports dram_clk]

set_clock_uncertainty 0.1 [aset_clock_transition 0.2 [aset_clock_transition 0.1 [aset_clock_transition
```

0.5 [all\_clocks] 0.2 [all inputs]

0.1 [all clocks]

```
set axi clk period 2.5
set rom clk period 50.1
set dram clk period 5.0
create_clock -name cpu_clk -period $cpu_clk_period [get_ports cpu_clk]
create clock -name axi clk -period $axi clk period [get ports axi clk]
create_clock -name rom_clk -period $rom_clk period [get_ports rom_clk]
create clock -name dram clk -period $dram clk period [get ports dram clk]
set clock groups -asynchronous -group {cpu clk} -group {axi clk} -group {rom clk} -group {dram clk}
set dont touch network
                            [all clocks]
set fix hold
                            [all clocks]
set clock uncertainty 0.1 [all clocks]
set clock latency
                      0.5 [all clocks]
set input transition 0.2 [all inputs]
set clock transition 0.1 [all clocks]
set ideal network
                            [all clocks]
set ideal network
                            [get_pins ipad_cpu_clk/C]
set ideal network
                            [get pins ipad axi clk/C]
```

DC.sdc

CHIP func.sdc





#### **Design planning**

Floorplan







#### **Design planning**

- Set IO sequence
  - Setup IO sequence in 02\_design\_planning.tcl by your own
  - Different sequence will affect chip performance
  - Please pay attention to poly direction

```
#set_signal_io_constraints -file ../design_data/CHIP.io
set_signal_io_constraints -io_guide_object ioring.left -constraint {{order_only}
set_signal_io_constraints -io_guide_object ioring.top -constraint {{order_only}
core_power2
set_signal_io_constraints -io_guide_object ioring.right -constraint {{order_only}
 io power3
set_signal_io_constraints -io_guide_object ioring.bottom -constraint {{order_only}
core_power4
#place_io
initialize_floorplan -honor_pad_limit -core_offset {233.864} -core_utilization 1.0
create io ring -name ioring -corner height 78.864
source -echo ../scripts/create_corner_pad.tcl
#set_signal_io_constraints -file ../design_data/CHIP.io
set_signal_io_constraints -io_guide_object ioring.left -constraint {{order_only}
opad DRAM D14
set_signal_io_constraints -io_guide_object ioring.top -constraint {{order_only}
io_power2
core_power2
set_signal_io_constraints -io_guide_object ioring.right -constraint {{order_only}
core_power3
io_power3
set_signal_io_constraints -io_guide_object ioring.bottom -constraint {{order_only}}
```

core\_power4

No part of this confidential report may be reproduced in any form without writte to power a Lih-Yih Chiou NCKU LPHP Lab, Taiwan

# LPHPLMB VLSI Design LAB

#### **Design planning**

- Build power network
  - Chip power pad
  - Power ring
  - Power mesh(strap)
  - Power rail















#### **Design planning**

Build power network

Power rail











#### **Placement**

Placement step involves determining the physical locations of the logical elements (gates, registers, etc.) on the chip. This step considers several factors, including: Power, Delay, Transition...





#### **Clock Tree Synthesis**

• During **CTS**, a clock network is generated. This includes the clock root (typically the clock source) and various buffers that are added to distribute the clock signal evenly across the chip.





#### **Clock Tree Synthesis**

 After the clock tree is synthesized, post-CTS verification is performed to ensure that the timing and signal integrity requirements are met.





#### **Clock Tree Synthesis**

Clock Tree viewer





#### Routing

- **Routing** involves the creation of the physical connections (wires) between the cells or components after placement has been completed. Routing determines how to connect these cells in an efficient and optimal manner.
- Routing stage includes two parts:
  - route\_auto:
    - initial routing entails global routing, track assignment and detail routing
  - route opt:
    - Optionally enable power, CTO(Clock Tree Optimization) and CCD(Concurrent Clock & Data flow) optimization.



#### **Routing**

- Antenna effect
  - Antenna rule violations can be fixed by layer jumping and diode insertion
  - Layer jumping is recommended during detail route.
  - Diode insertion is recommended post-route.





#### **Chip Finishing**

- Design For Manufacturing :
  - Gate oxide integrity => Antenna rule / Insert antenna diode
  - Via resistance and reliability => insert redundant via (double via)
  - metal over-etching => insert metal filler









#### **Chip Finishing**

- Stream out GDS2
  - **GDSII** (Graphic Data System II) is a file format used to represent the layout of an IC. It is the industry standard for mask data exchange between IC design tools and semiconductor foundries.
  - Merging GDS files for Standard Cells, Standard I/O Cells, and Macros

```
write_gds -merge_files { \
/usr/cad/CBDK/Executable_Package/Collaterals/IP/stdcell/N16ADFP_StdCell/GDS/N16ADFP_StdCell.gds \
/usr/cad/CBDK/Executable_Package/Collaterals/IP/stdio/N16ADFP_StdIO/GDS/N16ADFP_StdIO.gds \
/usr/cad/CBDK/Executable_Package/Collaterals/IP/bondpad/N16ADFP_BondPad/GDS/N16ADFP_BondPad.gds \
/usr/cad/CBDK/Executable_Package/AVSD_cell_lib/data_array/N16ADFP_data_array_100a.gds \
/usr/cad/CBDK/Executable_Package/AVSD_cell_lib/tag_array/N16ADFP_tag_array_100a.gds \
/usr/cad/CBDK/Executable_Package/AVSD_cell_lib/SRAM/N16ADFP_SRAM_100a.gds \
} \
```



-layer\_map /usr/cad/CBDK/Executable\_Package/Collaterals/Tech/APR/N16ADFP\_APR\_ICC2/N16ADFP\_APR\_ICC2\_Gdsout\_11M.10a.map \

-units 1000 CHIP.gds \

long\_names





#### **Chip Finishing**

- Output Verilog file
  - CHIP\_pr.v :
    - a Verilog netlist of the physical design
  - CHIP\_pr\_lvs.v :
    - post-layout Verilog netlist used for running Layout Versus Schematic (LVS) checks.
  - CHIP\_pr.sdf :
    - timing information (delays, setup, hold times, etc.) of the design



Console × ✓ Script Editor × Query ×

IC compiler II GUI

Menu commands



Visibility and selection control



- IC compiler II GUI
  - Script editor : run your script step by step(recommended)





- IC compiler II script flow
  - Set app option / strategy
  - Run compile
  - Hw4 APR is incomplete, please check, otherwise APR can't run properly.



Open block : open your current block state or saved block state











- Exiting ICC2
  - Open design
    - Unix% icc2\_shell –gui
    - icc2\_shell> open\_lib CHIP
    - icc2\_shell> open\_block CHIP
  - Save design
    - icc2\_shell> save\_block
    - icc2\_shell> save\_block —as CHIP:design\_setup
    - icc2\_shell> save\_lib
  - Close design
    - icc2\_shell> close\_block
    - icc2\_shell> close\_lib
    - icc2\_shell> exit









#### **DRC** check

- unix% cd ./pr/icc2\_ADFP\_tsri/verify/01\_ipmerge\_insertDummy/03\_dummyMerge
- unix% ./addDummy.csh
- unix% cd ./pr/icc2\_ADFP\_tsri/verify/03\_pv/02\_drc
- unix% ./run.csh

```
--- CALIBRE::DRC-H EXECUTIVE MODULE COMPLETED. CPU TIME = 15961 REAL TIME = 573
--- TOTAL RULECHECKS EXECUTED = 2299
--- TOTAL RESULTS GENERATED = 3076 (3076)
--- DRC RESULTS DATABASE FILE = output/DRC_RES.db (ASCII)
--- CALIBRE::DRC-H COMPLETED - Tue Dec 17 18:15:23 2024
--- TOTAL CPU TIME = 15994 REAL TIME = 598
--- PROCESSOR COUNT = 32
--- SUMMARY REPORT FILE = output/DRC.rep
```

- unix% calibre -rve output/DRC\_res.db
  - Check where the DRC are violated









\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

#### **DRC** check

- Read Calibre DRC result in ICC2
- icc2\_shell> source /usr/cad/mentor/calibre/cur/lib/icc\_calibre.tcl











#### LVS check

- unix% cd ./pr/icc2\_ADFP\_tsri/verify/03\_pv/01\_v2lvs
- unix% ./run.csh
- Unix% cd ./pr/icc2\_ADFP\_tsri/verify/03\_pv/02\_lvs
- unix% ./run.csh
- open ./output/lvs.rep with text editor







#### **Area and cost**

Compute area





#### **Area and cost**

- Compute area
- Result will show at the terminal

```
icc2_shell> set_working_design_stack CHIP:placement.design
icc2_shell> set_working_design_stack CHIP:CHIP.design
icc2_shell> compute_area -objects {{{3.277 4.058} {1818.624 1816.128}}}
3289535.83829000 (um^2)
icc2_shell>
```

- □ N16 area cost
  - Please evaluate your chip area cost in your report

| 製程代號    | 面積 < 2.16 mm^2       | 2.16 mm^2 ≦面積 < 4mm^2 | 面積 <u>≧</u> 4mm^2    |
|---------|----------------------|-----------------------|----------------------|
|         | 單價 (元/ <b>mm^2</b> ) | 單一費率 (元)              | 單價 (元/ <b>mm^2</b> ) |
| TN16FFC | 1,885,000            | 4,068,000             | 1,017,000            |



#### Thanks for listening

